OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [sim/] [bin/] - Rev 42

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5571d 17h /openrisc/trunk/orpsocv2/sim/bin/
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5576d 00h /openrisc/trunk/orpsocv2/sim/bin/
36 Better clean rule in makefile julius 5590d 00h /openrisc/trunk/orpsocv2/sim/bin/
6 Checking in ORPSoCv2 julius 5594d 11h /openrisc/trunk/orpsocv2/sim/bin/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.