OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [bootrom/] - Rev 449

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4950d 19h /openrisc/trunk/orpsocv2/sw/bootrom/
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 4957d 14h /openrisc/trunk/orpsocv2/sw/bootrom/
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 4962d 19h /openrisc/trunk/orpsocv2/sw/bootrom/
361 OPRSoCv2 - adding things left out in last check-in julius 5009d 16h /openrisc/trunk/orpsocv2/sw/bootrom/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.