OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [drivers/] [or1200/] - Rev 439

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 4929d 07h /openrisc/trunk/orpsocv2/sw/drivers/or1200/
425 ORPSoC update:

GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.

Documentation updated.

Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.

Updated Or1200 tests to report test success value and then
exit with value 0.
julius 4948d 23h /openrisc/trunk/orpsocv2/sw/drivers/or1200/
411 Improved ethmac testbench and software.

Renamed some OR1200 library functions to be more generic.

Fixed bug with versatile_mem_ctrl for Actel board.

Added ability to simulate gatelevel modules alongside RTL modules
in board build.
julius 4961d 10h /openrisc/trunk/orpsocv2/sw/drivers/or1200/
408 ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. julius 4962d 22h /openrisc/trunk/orpsocv2/sw/drivers/or1200/
396 ORPSoCv2 final software fixes...for now. See updated README julius 4969d 08h /openrisc/trunk/orpsocv2/sw/drivers/or1200/
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 4969d 08h /openrisc/trunk/orpsocv2/sw/drivers/or1200/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.