OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] - Rev 1352

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1352 Optimise execution history tracking nogj 7053d 03h /or1k/branches/stable_0_1_x/or1ksim/
1351 Reindent create_watchpoints useing a more compact indentation style nogj 7053d 03h /or1k/branches/stable_0_1_x/or1ksim/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7053d 04h /or1k/branches/stable_0_1_x/or1ksim/
1347 Remove backup file nogj 7064d 14h /or1k/branches/stable_0_1_x/or1ksim/
1346 Remove the global op structure nogj 7066d 07h /or1k/branches/stable_0_1_x/or1ksim/
1345 Fix out-of-tree builds nogj 7066d 07h /or1k/branches/stable_0_1_x/or1ksim/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7066d 07h /or1k/branches/stable_0_1_x/or1ksim/
1343 * Fix warnings in insnset.c and execute.c nogj 7066d 08h /or1k/branches/stable_0_1_x/or1ksim/
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7066d 08h /or1k/branches/stable_0_1_x/or1ksim/
1341 Mark wich operand is the destination operand in the architechture definition nogj 7066d 08h /or1k/branches/stable_0_1_x/or1ksim/
1338 l.ff1 instruction added andreje 7082d 06h /or1k/branches/stable_0_1_x/or1ksim/
1332 gcc 3.4.3 compile fix phoenix 7101d 00h /or1k/branches/stable_0_1_x/or1ksim/
1324 memory access functions fixes phoenix 7163d 23h /or1k/branches/stable_0_1_x/or1ksim/
1323 Adrian Wise: or1ksim bugfix & Solaris build phoenix 7165d 05h /or1k/branches/stable_0_1_x/or1ksim/
1321 some tests rely on exit(0) as a last std output text to pass phoenix 7167d 22h /or1k/branches/stable_0_1_x/or1ksim/
1320 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7169d 22h /or1k/branches/stable_0_1_x/or1ksim/
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7169d 22h /or1k/branches/stable_0_1_x/or1ksim/
1316 added a warning phoenix 7187d 20h /or1k/branches/stable_0_1_x/or1ksim/
1315 missing declaration when defined STACK_ARGS phoenix 7187d 20h /or1k/branches/stable_0_1_x/or1ksim/
1314 in some cases (cbasic test from orp for example) this caused problems, disable for now phoenix 7187d 20h /or1k/branches/stable_0_1_x/or1ksim/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.