OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_1_x/] [or1ksim/] [pm/] - Rev 1774

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5573d 13h /or1k/branches/stable_0_1_x/or1ksim/pm/
1378 aclocal && autoconf && automake phoenix 7046d 23h /or1k/branches/stable_0_1_x/or1ksim/pm/
1356 This commit was manufactured by cvs2svn to create branch 'stable_0_1_x'. 7062d 01h /or1k/branches/stable_0_1_x/or1ksim/pm/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7063d 18h /or1k/branches/stable_0_1_x/or1ksim/pm/
1249 Downgrading back to automake-1.4 lampret 7433d 13h /or1k/branches/stable_0_1_x/or1ksim/pm/
1117 Ignore generated files for CVS purposes sfurman 7776d 13h /or1k/branches/stable_0_1_x/or1ksim/pm/
997 PRINTF should be used instead of printf; command redirection repaired markom 7965d 03h /or1k/branches/stable_0_1_x/or1ksim/pm/
970 Testbench is now running on ORP architecture platform. simons 7972d 14h /or1k/branches/stable_0_1_x/or1ksim/pm/
876 Beta release of ATA simulation rherveille 8016d 13h /or1k/branches/stable_0_1_x/or1ksim/pm/
805 kbd, fb, vga devices now uses scheduler markom 8100d 04h /or1k/branches/stable_0_1_x/or1ksim/pm/
517 some performance optimizations markom 8195d 22h /or1k/branches/stable_0_1_x/or1ksim/pm/
500 Added .cvsignore files for annoying generated files erez 8198d 01h /or1k/branches/stable_0_1_x/or1ksim/pm/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8268d 01h /or1k/branches/stable_0_1_x/or1ksim/pm/
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8344d 21h /or1k/branches/stable_0_1_x/or1ksim/pm/
102 Major update to include PM, PIC, Cache Mngmnt and non-interactive mode. lampret 8427d 07h /or1k/branches/stable_0_1_x/or1ksim/pm/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.