OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [branches/] [stable_0_2_x/] - Rev 1618

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6759d 03h /or1k/branches/stable_0_2_x/
1617 *** empty log message *** phoenix 6759d 04h /or1k/branches/stable_0_2_x/
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6759d 04h /or1k/branches/stable_0_2_x/
1615 *** empty log message *** phoenix 6759d 04h /or1k/branches/stable_0_2_x/
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6769d 04h /or1k/branches/stable_0_2_x/
1613 change default phoenix 6774d 14h /or1k/branches/stable_0_2_x/
1612 major optimizations for or32 target phoenix 6774d 14h /or1k/branches/stable_0_2_x/
1610 Update ChangeLog nogj 6777d 15h /or1k/branches/stable_0_2_x/
1609 0.2.0-rc2 release nogj 6777d 16h /or1k/branches/stable_0_2_x/
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6778d 10h /or1k/branches/stable_0_2_x/
1607 Don't drop cycles from the scheduler nogj 6778d 10h /or1k/branches/stable_0_2_x/
1606 fix uninitialized reads phoenix 6778d 15h /or1k/branches/stable_0_2_x/
1605 Execute l.ff1 instruction nogj 6785d 10h /or1k/branches/stable_0_2_x/
1604 Fix dumphex/dumpverilog to not do unaligned memory access nogj 6785d 10h /or1k/branches/stable_0_2_x/
1603 Accept EM_OPENRISC as a valid machine nogj 6786d 15h /or1k/branches/stable_0_2_x/
1602 Corrected description of l.sfXXui (arch manual had a wrong description compared to behavior implemented in or1ksim/gcc/or1200). Removed Atomicity chapter. lampret 6787d 13h /or1k/branches/stable_0_2_x/
1601 fixed description of l.sfXXXi lampret 6787d 13h /or1k/branches/stable_0_2_x/
1600 Corrected mistake in pin assignation due to typo error in RC203 manual jcastillo 6795d 14h /or1k/branches/stable_0_2_x/
1599 Corrected Syn Script to add MMU memories jcastillo 6795d 20h /or1k/branches/stable_0_2_x/
1598 Handle ethernet addresses as an address and not as an int nogj 6797d 12h /or1k/branches/stable_0_2_x/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.