OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_49/] [or1ksim/] [cpu/] - Rev 1049

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1049 Added "breaks" command that prints all set breakpoints. ivang 7974d 17h /or1k/tags/nog_patch_49/or1ksim/cpu/
1034 Fixed encoding for l.div/l.divu. lampret 7980d 07h /or1k/tags/nog_patch_49/or1ksim/cpu/
1025 PRINTF/printf mess fixed. simons 7983d 14h /or1k/tags/nog_patch_49/or1ksim/cpu/
1024 Mess with printf/PRINTF fixed. Ethernet test changed to support latest changes. simons 7983d 22h /or1k/tags/nog_patch_49/or1ksim/cpu/
997 PRINTF should be used instead of printf; command redirection repaired markom 7996d 01h /or1k/tags/nog_patch_49/or1ksim/cpu/
992 A bug when cache enabled and bus error comes fixed. simons 7997d 17h /or1k/tags/nog_patch_49/or1ksim/cpu/
970 Testbench is now running on ORP architecture platform. simons 8003d 12h /or1k/tags/nog_patch_49/or1ksim/cpu/
914 SR[FO] is always set to 1. lampret 8020d 00h /or1k/tags/nog_patch_49/or1ksim/cpu/
913 Executed log insns counter output in decimal instead of hex. lampret 8020d 01h /or1k/tags/nog_patch_49/or1ksim/cpu/
911 Added instruction count to hardware executed log lampret 8020d 01h /or1k/tags/nog_patch_49/or1ksim/cpu/
897 improved CUC GUI; pre/unroll bugs fixed markom 8032d 17h /or1k/tags/nog_patch_49/or1ksim/cpu/
886 MMU registers reserved fields protected from writing. simons 8039d 17h /or1k/tags/nog_patch_49/or1ksim/cpu/
884 code cleaning - a lot of global variables moved to runtime struct markom 8039d 23h /or1k/tags/nog_patch_49/or1ksim/cpu/
883 cuc updated, cuc prompt parsing; CSM analysis markom 8040d 18h /or1k/tags/nog_patch_49/or1ksim/cpu/
882 Routine for adjusting read and write delay for devices added. simons 8042d 21h /or1k/tags/nog_patch_49/or1ksim/cpu/
879 Initial version of OpenRISC Custom Unit Compiler added markom 8045d 17h /or1k/tags/nog_patch_49/or1ksim/cpu/
877 ata beta release rherveille 8047d 11h /or1k/tags/nog_patch_49/or1ksim/cpu/
876 Beta release of ATA simulation rherveille 8047d 11h /or1k/tags/nog_patch_49/or1ksim/cpu/
860 Added delayr and delayw variable initialization (default value 1) ivang 8087d 11h /or1k/tags/nog_patch_49/or1ksim/cpu/
848 profiler and mprofiler commands added to interactive mode of or1ksim markom 8101d 00h /or1k/tags/nog_patch_49/or1ksim/cpu/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.