OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_52/] - Rev 990

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
990 Test is now complete. simons 7983d 17h /or1k/tags/nog_patch_52/
989 c++ is making problems so, for now, it is excluded. simons 7985d 01h /or1k/tags/nog_patch_52/
988 ORP architecture supported. simons 7985d 16h /or1k/tags/nog_patch_52/
987 ORP architecture supported. simons 7986d 00h /or1k/tags/nog_patch_52/
986 outputs out of function are not registered anymore markom 7986d 00h /or1k/tags/nog_patch_52/
985 DTLB translation doesn't work on or1ksim when IC/DC enabled. lampret 7986d 12h /or1k/tags/nog_patch_52/
984 Disable SB until it is tested lampret 7986d 12h /or1k/tags/nog_patch_52/
983 First checkin lampret 7986d 14h /or1k/tags/nog_patch_52/
982 Moved to sim/bin lampret 7986d 14h /or1k/tags/nog_patch_52/
981 First checkin. lampret 7986d 14h /or1k/tags/nog_patch_52/
980 Removed sim.tcl that shouldn't be here. lampret 7986d 14h /or1k/tags/nog_patch_52/
979 Removed old test case binaries. lampret 7986d 14h /or1k/tags/nog_patch_52/
978 Added variable delay for SRAM. lampret 7986d 14h /or1k/tags/nog_patch_52/
977 Added store buffer. lampret 7986d 14h /or1k/tags/nog_patch_52/
976 Added store buffer lampret 7986d 14h /or1k/tags/nog_patch_52/
975 First checkin lampret 7986d 14h /or1k/tags/nog_patch_52/
974 Enabled what works on or1ksim and disabled other tests. lampret 7986d 16h /or1k/tags/nog_patch_52/
973 generated cuc top scheduler builds without syntax errors; not tested yet markom 7988d 20h /or1k/tags/nog_patch_52/
972 Interrupt suorces fixed. simons 7988d 21h /or1k/tags/nog_patch_52/
971 Now even keyboard test passes. simons 7989d 00h /or1k/tags/nog_patch_52/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.