OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_11/] - Rev 1022

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 8040d 09h /or1k/tags/rel_11/
1021 *** empty log message *** rherveille 8044d 12h /or1k/tags/rel_11/
1020 Fixed several bugs
Working version, tested on Bender hardware
rherveille 8044d 12h /or1k/tags/rel_11/
1019 fixed some bugs detected by Bender hardware rherveille 8044d 12h /or1k/tags/rel_11/
1018 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 8044d 19h /or1k/tags/rel_11/
1017 TX_BD_NUM register now contains a real number of transmit BDs (before this was n*2) simons 8044d 19h /or1k/tags/rel_11/
1016 64 bytes is the smallest packet size. simons 8045d 11h /or1k/tags/rel_11/
1015 Host type was not recognized. simons 8045d 21h /or1k/tags/rel_11/
1014 added _JBLEN definition for or1k ivang 8046d 11h /or1k/tags/rel_11/
1013 ORP architecture supported. simons 8046d 13h /or1k/tags/rel_11/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 8047d 06h /or1k/tags/rel_11/
1010 Import ivang 8051d 09h /or1k/tags/rel_11/
1009 Import ivang 8051d 09h /or1k/tags/rel_11/
1008 Import ivang 8051d 10h /or1k/tags/rel_11/
1007 Import ivang 8051d 10h /or1k/tags/rel_11/
1006 Import ivang 8051d 10h /or1k/tags/rel_11/
1005 Import ivang 8051d 10h /or1k/tags/rel_11/
1004 Now every ramdisk image should have init program. simons 8051d 18h /or1k/tags/rel_11/
1003 cuc temporary files are deleted upon exiting markom 8051d 19h /or1k/tags/rel_11/
1002 Now every ramdisk image should have init program. simons 8051d 19h /or1k/tags/rel_11/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.