OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] - Rev 942

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
942 Delayed external access at page crossing. lampret 8006d 04h /or1k/tags/rel_21/or1200/rtl/
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8018d 07h /or1k/tags/rel_21/or1200/rtl/
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8034d 11h /or1k/tags/rel_21/or1200/rtl/
871 Generic flip-flop based memory macro for register file. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/
870 Added defines for enabling generic FF based memory macro for register file. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/
869 Added generic flip-flop based memory macro instantiation. lampret 8070d 17h /or1k/tags/rel_21/or1200/rtl/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8141d 17h /or1k/tags/rel_21/or1200/rtl/
794 Added again just recently removed full_case directive lampret 8141d 17h /or1k/tags/rel_21/or1200/rtl/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8141d 17h /or1k/tags/rel_21/or1200/rtl/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8141d 17h /or1k/tags/rel_21/or1200/rtl/
788 Some of the warnings fixed. lampret 8141d 18h /or1k/tags/rel_21/or1200/rtl/
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8142d 14h /or1k/tags/rel_21/or1200/rtl/
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8142d 14h /or1k/tags/rel_21/or1200/rtl/
776 Updated defines. lampret 8142d 14h /or1k/tags/rel_21/or1200/rtl/
775 Optimized cache controller FSM. lampret 8142d 14h /or1k/tags/rel_21/or1200/rtl/
774 Removed old files. lampret 8142d 15h /or1k/tags/rel_21/or1200/rtl/
737 Added alternative for critical path in DU. lampret 8157d 09h /or1k/tags/rel_21/or1200/rtl/
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8160d 08h /or1k/tags/rel_21/or1200/rtl/
735 Fixed async loop. Changed multiplier type for ASIC. lampret 8160d 08h /or1k/tags/rel_21/or1200/rtl/
668 Lapsus fixed. simons 8184d 18h /or1k/tags/rel_21/or1200/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.