OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_24/] - Rev 354

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
354 Fixed width of du_except. lampret 8272d 14h /or1k/tags/rel_24/
353 Cashes disabled. simons 8273d 00h /or1k/tags/rel_24/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8274d 03h /or1k/tags/rel_24/
351 Fixed some l.trap typos. lampret 8274d 05h /or1k/tags/rel_24/
350 For GDB changed single stepping and disabled trap exception. lampret 8274d 06h /or1k/tags/rel_24/
349 Some bugs regarding cache simulation fixed. simons 8275d 18h /or1k/tags/rel_24/
348 Added instructions on how to build configure. ivang 8277d 02h /or1k/tags/rel_24/
347 Added CRC32 calculation to Ethernet erez 8278d 00h /or1k/tags/rel_24/
346 Improved Ethernet simulation erez 8278d 01h /or1k/tags/rel_24/
345 Added check for net/ethernet.h (needed by ethernet simulator) erez 8278d 01h /or1k/tags/rel_24/
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8278d 03h /or1k/tags/rel_24/
343 Small touches to test programs erez 8278d 05h /or1k/tags/rel_24/
342 added exception vectors to support and modified section names markom 8279d 02h /or1k/tags/rel_24/
341 added VAPI for uart; uart 16550 support, some bugs fixed markom 8279d 04h /or1k/tags/rel_24/
340 Added hpint vector lampret 8279d 05h /or1k/tags/rel_24/
339 Added setpc test lampret 8279d 05h /or1k/tags/rel_24/
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8279d 05h /or1k/tags/rel_24/
337 Fixed tick timer interrupt reporting by using TTCR[IP] bit. lampret 8279d 05h /or1k/tags/rel_24/
336 VAPI works markom 8280d 00h /or1k/tags/rel_24/
335 some small bugs fixed markom 8280d 01h /or1k/tags/rel_24/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.