OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] - Rev 641

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
641 Modified logging of SPR accesses. Logging only explicit instruction accesses. ivang 8197d 12h /or1k/tags/rel_25/
640 Merge profiler and mprofiler with sim. ivang 8197d 13h /or1k/tags/rel_25/
639 MMU cache inhibit bit test added. simons 8200d 03h /or1k/tags/rel_25/
638 TLBTR CI bit is now working properly. simons 8200d 04h /or1k/tags/rel_25/
637 Updated file names. lampret 8200d 05h /or1k/tags/rel_25/
636 Fixed combinational loops. lampret 8200d 05h /or1k/tags/rel_25/
635 Fixed Makefile bug. ivang 8200d 07h /or1k/tags/rel_25/
634 configure.in : fixed to build start/Makefile
start.S : l.jalr r9 -> l.jr r9

Added missing files.
ivang 8201d 08h /or1k/tags/rel_25/
633 Bug fix in command line parser. ivang 8201d 09h /or1k/tags/rel_25/
632 profiler and mprofiler merged into sim. ivang 8202d 04h /or1k/tags/rel_25/
631 Real cache access is simulated now. simons 8203d 03h /or1k/tags/rel_25/
630 some bug fixes in store buffer analysis markom 8203d 12h /or1k/tags/rel_25/
629 typo fixed markom 8203d 15h /or1k/tags/rel_25/
627 or32 restored markom 8203d 16h /or1k/tags/rel_25/
626 store buffer added markom 8203d 16h /or1k/tags/rel_25/
625 Bus error bug fixed. Cache routines added. simons 8204d 08h /or1k/tags/rel_25/
624 Added logging of writes/read to/from SPR registers. ivang 8204d 08h /or1k/tags/rel_25/
623 update based on recent changes; arithmetic instructions does not modify carry yet markom 8204d 10h /or1k/tags/rel_25/
622 Cache test works on hardware. simons 8204d 13h /or1k/tags/rel_25/
621 Cache test works on hardware. simons 8204d 14h /or1k/tags/rel_25/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.