OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_8/] [or1200/] - Rev 1023

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 7947d 22h /or1k/tags/rel_8/or1200/
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 7948d 01h /or1k/tags/rel_8/or1200/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 7954d 21h /or1k/tags/rel_8/or1200/
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 7960d 21h /or1k/tags/rel_8/or1200/
993 Fixed IMMU bug. lampret 7960d 21h /or1k/tags/rel_8/or1200/
984 Disable SB until it is tested lampret 7964d 01h /or1k/tags/rel_8/or1200/
977 Added store buffer. lampret 7964d 03h /or1k/tags/rel_8/or1200/
962 Fixed Xilinx trace buffer address. REported by Taylor Su. lampret 7967d 17h /or1k/tags/rel_8/or1200/
960 Directory cleanup. lampret 7967d 17h /or1k/tags/rel_8/or1200/
958 Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run. lampret 7968d 17h /or1k/tags/rel_8/or1200/
944 Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section. lampret 7970d 18h /or1k/tags/rel_8/or1200/
943 Added optional retry counter for wb_rty_i. Added graceful termination for aborted transfers. lampret 7970d 18h /or1k/tags/rel_8/or1200/
942 Delayed external access at page crossing. lampret 7970d 18h /or1k/tags/rel_8/or1200/
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 7982d 21h /or1k/tags/rel_8/or1200/
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 7999d 01h /or1k/tags/rel_8/or1200/
871 Generic flip-flop based memory macro for register file. lampret 8035d 07h /or1k/tags/rel_8/or1200/
870 Added defines for enabling generic FF based memory macro for register file. lampret 8035d 07h /or1k/tags/rel_8/or1200/
869 Added generic flip-flop based memory macro instantiation. lampret 8035d 07h /or1k/tags/rel_8/or1200/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8106d 06h /or1k/tags/rel_8/or1200/
794 Added again just recently removed full_case directive lampret 8106d 07h /or1k/tags/rel_8/or1200/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.