OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_9/] - Rev 199

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
199 Initial import simons 8344d 23h /or1k/tags/rel_9/
198 Moved from testbench.old simons 8347d 10h /or1k/tags/rel_9/
197 This is not used any more. simons 8347d 10h /or1k/tags/rel_9/
196 Configuration SPRs added. simons 8347d 11h /or1k/tags/rel_9/
195 New test added. simons 8347d 11h /or1k/tags/rel_9/
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8347d 19h /or1k/tags/rel_9/
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8347d 19h /or1k/tags/rel_9/
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8348d 04h /or1k/tags/rel_9/
191 Added UART jitter var to sim config chris 8349d 01h /or1k/tags/rel_9/
190 Added jitter initialization chris 8349d 01h /or1k/tags/rel_9/
189 fixed mode handling for tick facility chris 8349d 01h /or1k/tags/rel_9/
188 fixed PIC interrupt controller chris 8349d 01h /or1k/tags/rel_9/
187 minor change to clear pending exception chris 8349d 01h /or1k/tags/rel_9/
186 major change to UART structure chris 8349d 01h /or1k/tags/rel_9/
185 major change to UART code chris 8349d 01h /or1k/tags/rel_9/
184 modified decode for trace debugging chris 8349d 01h /or1k/tags/rel_9/
183 changed special case for PICSR chris 8349d 01h /or1k/tags/rel_9/
182 updated exception handling procedures chris 8349d 01h /or1k/tags/rel_9/
181 Added trace/stall commands chris 8349d 01h /or1k/tags/rel_9/
180 Updated debug. lampret 8349d 06h /or1k/tags/rel_9/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.