OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc1/] - Rev 805

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
805 kbd, fb, vga devices now uses scheduler markom 8113d 04h /or1k/tags/stable_0_2_0_rc1/
804 memory regions can now overlap with MC -- not according to MC spec markom 8113d 22h /or1k/tags/stable_0_2_0_rc1/
803 Free irq handler fixed. simons 8116d 16h /or1k/tags/stable_0_2_0_rc1/
802 Cache and tick timer tests fixed. simons 8118d 02h /or1k/tags/stable_0_2_0_rc1/
801 l.muli instruction added markom 8119d 23h /or1k/tags/stable_0_2_0_rc1/
800 Bug fixed. simons 8120d 20h /or1k/tags/stable_0_2_0_rc1/
799 Wrapping around 512k boundary to simulate real hw. simons 8124d 13h /or1k/tags/stable_0_2_0_rc1/
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8124d 13h /or1k/tags/stable_0_2_0_rc1/
797 Changed hardcoded address for fake MC to use a define. lampret 8124d 15h /or1k/tags/stable_0_2_0_rc1/
796 Removed unused ports wb_clki and wb_rst_i lampret 8124d 15h /or1k/tags/stable_0_2_0_rc1/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
794 Added again just recently removed full_case directive lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
793 Added synthesis off/on for timescale.v included file. lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
792 Fixed port names that changed. lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8124d 19h /or1k/tags/stable_0_2_0_rc1/
789 Added response from memory controller (addr 0x60000000) lampret 8124d 20h /or1k/tags/stable_0_2_0_rc1/
788 Some of the warnings fixed. lampret 8124d 20h /or1k/tags/stable_0_2_0_rc1/
787 Added romfs.tgz lampret 8125d 15h /or1k/tags/stable_0_2_0_rc1/
786 Moved UCF constraint file to the backend directory. lampret 8125d 15h /or1k/tags/stable_0_2_0_rc1/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.