OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc3/] - Rev 72

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
72 Added 'how to build GNU tools' lampret 8668d 07h /or1k/tags/stable_0_2_0_rc3/
71 Clean two typos. lampret 8673d 09h /or1k/tags/stable_0_2_0_rc3/
70 Basic setjmp/longjmp are ready. lampret 8673d 09h /or1k/tags/stable_0_2_0_rc3/
69 Sim debug. lampret 8675d 06h /or1k/tags/stable_0_2_0_rc3/
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8675d 06h /or1k/tags/stable_0_2_0_rc3/
67 Added simulator "application load". lampret 8675d 06h /or1k/tags/stable_0_2_0_rc3/
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8675d 06h /or1k/tags/stable_0_2_0_rc3/
65 Added DMMU stats. lampret 8675d 06h /or1k/tags/stable_0_2_0_rc3/
64 SPR bit definition moved to spr_defs.h. lampret 8675d 07h /or1k/tags/stable_0_2_0_rc3/
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8675d 07h /or1k/tags/stable_0_2_0_rc3/
62 OR1K DMMU model. lampret 8675d 07h /or1k/tags/stable_0_2_0_rc3/
61 2000-09-26 Joel Sherrill <joel@OARcorp.com>

* libc/sys/rtems/include/pthread.h: Added file missed by earlier
commit of RTEMS modifications.
joel 8690d 01h /or1k/tags/stable_0_2_0_rc3/
60 Memory model changed. lampret 8710d 10h /or1k/tags/stable_0_2_0_rc3/
59 2000-09-05 Joel Sherrill <joel@OARcorp.com>

* Merged newlib-1.8.2-rtems-20000905.diff which includes
or16 and or32 configuration support.
joel 8710d 21h /or1k/tags/stable_0_2_0_rc3/
57 This commit was generated by cvs2svn to compensate for changes in r56, which
included commits to RCS files with non-trunk default branches.
joel 8716d 19h /or1k/tags/stable_0_2_0_rc3/
55 Added 'dv' command for dumping memory as verilog model. lampret 8726d 07h /or1k/tags/stable_0_2_0_rc3/
54 Regular maintenance. lampret 8726d 07h /or1k/tags/stable_0_2_0_rc3/
53 Added setjmp/longjmp. lampret 8731d 07h /or1k/tags/stable_0_2_0_rc3/
52 Comment character changed. lampret 8787d 02h /or1k/tags/stable_0_2_0_rc3/
51 Exception detection changed a bit. lampret 8787d 03h /or1k/tags/stable_0_2_0_rc3/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.