OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc3/] [or1ksim/] [cpu/] [or32/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8709d 01h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
54 Regular maintenance. lampret 8760d 02h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
20 or1k renamed to or32. lampret 8870d 01h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
13 Rebuild of the generated files. jrydberg 8930d 17h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
7 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 8930d 17h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
6 Just a regular update with exception of cache simulation. MMU simulation still under development. lampret 8931d 12h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/
3 This commit was generated by cvs2svn to compensate for changes in r2, which
included commits to RCS files with non-trunk default branches.
cvs 9057d 05h /or1k/tags/stable_0_2_0_rc3/or1ksim/cpu/or32/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.