OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_10/] [bench/] - Rev 54

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
54 Changed Tsetup and Thold for WISHBONE models, due to difficulties encountered during gate level sim mihad 8009d 03h /pci/tags/rel_10/bench/
52 Oops, never before noticed that OC header is missing mihad 8009d 10h /pci/tags/rel_10/bench/
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 8009d 10h /pci/tags/rel_10/bench/
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 8018d 09h /pci/tags/rel_10/bench/
44 Added for testing of Configuration Cycles Type 1 mihad 8018d 09h /pci/tags/rel_10/bench/
43 Removed - Interrupt acknowledge cycle now accepted by pci_behaviorial_device mihad 8018d 09h /pci/tags/rel_10/bench/
35 Files updated with missing includes, resolved some race conditions in test bench mihad 8163d 12h /pci/tags/rel_10/bench/
34 Added missing include statements mihad 8178d 10h /pci/tags/rel_10/bench/
33 Added some testcases, removed un-needed fifo signals mihad 8179d 08h /pci/tags/rel_10/bench/
26 Modified testbench and fixed some bugs mihad 8193d 03h /pci/tags/rel_10/bench/
19 *** empty log message *** mihad 8211d 04h /pci/tags/rel_10/bench/
15 Initial testbench import. Still under development mihad 8211d 06h /pci/tags/rel_10/bench/
3 New project directory structure mihad 8333d 04h /pci/tags/rel_10/bench/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.