OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_11/] - Rev 126

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
126 ifdef - endif statements put in separate lines for flint compatibility. simons 7510d 20h /pci/tags/rel_11/
124 Added missing signals to 2 sensitivity lists. Everything works the same as before. tadejm 7549d 03h /pci/tags/rel_11/
122 mbist signals updated according to newest convention markom 7556d 03h /pci/tags/rel_11/
119 Added support for WB B3. Some testcases were updated. tadejm 7612d 15h /pci/tags/rel_11/
118 Some minor changes due to changes in core. tadejm 7612d 15h /pci/tags/rel_11/
117 WB Master is now WISHBONE B3 compatible. tadejm 7612d 15h /pci/tags/rel_11/
116 Corrected bug when writing to FIFO (now it is registered). tadejm 7612d 15h /pci/tags/rel_11/
115 Added signals for WB Master B3. tadejm 7612d 15h /pci/tags/rel_11/
113 ifdefs moved to thier own lines, this confuses some of the tools. simons 7619d 18h /pci/tags/rel_11/
111 synchronizer_flop replaced with pci_synchronizer_flop, artisan ram instance updated. simons 7619d 23h /pci/tags/rel_11/
110 Module that converts slave WISHBONE B3 accesses to
WISHBONE B2 accesses with CAB.
mihad 7621d 22h /pci/tags/rel_11/
109 There was missing path to hdl.var file. tadejm 7625d 20h /pci/tags/rel_11/
108 Added 'three_left_out' to pci_pciw_fifo signaling three locations before full. Added comparison between current registered cbe and next unregistered cbe to signal wb_master whether it is allowed to performe burst or not. Due to this, I needed 'three_left_out' so that writing to pci_pciw_fifo can be registered, otherwise timing problems would occure. tadejm 7625d 20h /pci/tags/rel_11/
107 Added status when checking disconnect with or without data. Before it was only retry, now there is stop and retry. tadejm 7625d 20h /pci/tags/rel_11/
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7630d 18h /pci/tags/rel_11/
105 Wrong pci_bridge32.v file included in the project! mihad 7636d 01h /pci/tags/rel_11/
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7636d 04h /pci/tags/rel_11/
103 Added test application and modified files to support it. mihad 7683d 01h /pci/tags/rel_11/
102 Cleanup! mihad 7683d 01h /pci/tags/rel_11/
101 Added simulation files. mihad 7683d 01h /pci/tags/rel_11/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.