OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_12/] - Rev 129

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
129 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7525d 06h /pci/tags/rel_12/
128 Some warning cleanup. simons 7525d 06h /pci/tags/rel_12/
126 ifdef - endif statements put in separate lines for flint compatibility. simons 7532d 23h /pci/tags/rel_12/
124 Added missing signals to 2 sensitivity lists. Everything works the same as before. tadejm 7571d 06h /pci/tags/rel_12/
122 mbist signals updated according to newest convention markom 7578d 06h /pci/tags/rel_12/
119 Added support for WB B3. Some testcases were updated. tadejm 7634d 19h /pci/tags/rel_12/
118 Some minor changes due to changes in core. tadejm 7634d 19h /pci/tags/rel_12/
117 WB Master is now WISHBONE B3 compatible. tadejm 7634d 19h /pci/tags/rel_12/
116 Corrected bug when writing to FIFO (now it is registered). tadejm 7634d 19h /pci/tags/rel_12/
115 Added signals for WB Master B3. tadejm 7634d 19h /pci/tags/rel_12/
113 ifdefs moved to thier own lines, this confuses some of the tools. simons 7641d 22h /pci/tags/rel_12/
111 synchronizer_flop replaced with pci_synchronizer_flop, artisan ram instance updated. simons 7642d 02h /pci/tags/rel_12/
110 Module that converts slave WISHBONE B3 accesses to
WISHBONE B2 accesses with CAB.
mihad 7644d 02h /pci/tags/rel_12/
109 There was missing path to hdl.var file. tadejm 7647d 23h /pci/tags/rel_12/
108 Added 'three_left_out' to pci_pciw_fifo signaling three locations before full. Added comparison between current registered cbe and next unregistered cbe to signal wb_master whether it is allowed to performe burst or not. Due to this, I needed 'three_left_out' so that writing to pci_pciw_fifo can be registered, otherwise timing problems would occure. tadejm 7647d 23h /pci/tags/rel_12/
107 Added status when checking disconnect with or without data. Before it was only retry, now there is stop and retry. tadejm 7647d 23h /pci/tags/rel_12/
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7652d 21h /pci/tags/rel_12/
105 Wrong pci_bridge32.v file included in the project! mihad 7658d 05h /pci/tags/rel_12/
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7658d 07h /pci/tags/rel_12/
103 Added test application and modified files to support it. mihad 7705d 04h /pci/tags/rel_12/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.