OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_13/] [bench/] - Rev 154

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 New directory structure. root 5624d 06h /pci/tags/rel_13/bench/
135 This commit was manufactured by cvs2svn to create tag 'rel_13'. 7532d 03h /pci/tags/rel_13/bench/
132 Compact PCI Hot Swap support added.
New testcases added.
Specification updated.
Test application changed to support WB B3 cycles.
mihad 7532d 03h /pci/tags/rel_13/bench/
131 Moved top.v to bench directory. Removed unneeded meta_flop,
modified files list files accordingly.
mihad 7536d 02h /pci/tags/rel_13/bench/
122 mbist signals updated according to newest convention markom 7595d 05h /pci/tags/rel_13/bench/
119 Added support for WB B3. Some testcases were updated. tadejm 7651d 17h /pci/tags/rel_13/bench/
107 Added status when checking disconnect with or without data. Before it was only retry, now there is stop and retry. tadejm 7664d 22h /pci/tags/rel_13/bench/
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7669d 20h /pci/tags/rel_13/bench/
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7675d 06h /pci/tags/rel_13/bench/
92 Update! mihad 7722d 12h /pci/tags/rel_13/bench/
89 Burst 2 error fixed. mihad 7794d 02h /pci/tags/rel_13/bench/
87 Updated acording to RTL changes. mihad 7811d 23h /pci/tags/rel_13/bench/
81 Updated synchronization in top level fifo modules. mihad 7854d 16h /pci/tags/rel_13/bench/
73 Bug fixes, testcases added. mihad 7863d 22h /pci/tags/rel_13/bench/
69 Changed BIST signal names etc.. mihad 7956d 01h /pci/tags/rel_13/bench/
66 Changed empty status generation in pciw_fifo_control.v mihad 7963d 02h /pci/tags/rel_13/bench/
64 The testcase I just added in previous revision repaired mihad 7966d 02h /pci/tags/rel_13/bench/
63 Added additional testcase and changed rst name in BIST to trst mihad 7966d 04h /pci/tags/rel_13/bench/
62 Added BIST signals for RAMs. mihad 7968d 21h /pci/tags/rel_13/bench/
57 Added completion expiration test for WB Slave unit. Changed expiration signalling mihad 7982d 04h /pci/tags/rel_13/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.