OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_13/] [bench/] - Rev 154

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 New directory structure. root 5553d 14h /pci/tags/rel_13/bench/
135 This commit was manufactured by cvs2svn to create tag 'rel_13'. 7461d 11h /pci/tags/rel_13/bench/
132 Compact PCI Hot Swap support added.
New testcases added.
Specification updated.
Test application changed to support WB B3 cycles.
mihad 7461d 11h /pci/tags/rel_13/bench/
131 Moved top.v to bench directory. Removed unneeded meta_flop,
modified files list files accordingly.
mihad 7465d 10h /pci/tags/rel_13/bench/
122 mbist signals updated according to newest convention markom 7524d 13h /pci/tags/rel_13/bench/
119 Added support for WB B3. Some testcases were updated. tadejm 7581d 01h /pci/tags/rel_13/bench/
107 Added status when checking disconnect with or without data. Before it was only retry, now there is stop and retry. tadejm 7594d 06h /pci/tags/rel_13/bench/
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7599d 04h /pci/tags/rel_13/bench/
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7604d 14h /pci/tags/rel_13/bench/
92 Update! mihad 7651d 20h /pci/tags/rel_13/bench/
89 Burst 2 error fixed. mihad 7723d 10h /pci/tags/rel_13/bench/
87 Updated acording to RTL changes. mihad 7741d 07h /pci/tags/rel_13/bench/
81 Updated synchronization in top level fifo modules. mihad 7784d 00h /pci/tags/rel_13/bench/
73 Bug fixes, testcases added. mihad 7793d 06h /pci/tags/rel_13/bench/
69 Changed BIST signal names etc.. mihad 7885d 09h /pci/tags/rel_13/bench/
66 Changed empty status generation in pciw_fifo_control.v mihad 7892d 10h /pci/tags/rel_13/bench/
64 The testcase I just added in previous revision repaired mihad 7895d 10h /pci/tags/rel_13/bench/
63 Added additional testcase and changed rst name in BIST to trst mihad 7895d 12h /pci/tags/rel_13/bench/
62 Added BIST signals for RAMs. mihad 7898d 05h /pci/tags/rel_13/bench/
57 Added completion expiration test for WB Slave unit. Changed expiration signalling mihad 7911d 12h /pci/tags/rel_13/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.