OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_WB_B3/] [sim/] - Rev 59

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
59 Added meta flop module for easier meta stable FF identification during synthesis mihad 7942d 21h /pci/tags/rel_WB_B3/sim/
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 7982d 04h /pci/tags/rel_WB_B3/sim/
49 Extracted distributed RAM module from wb/pci_tpram.v to its own file, got rid of undef directives mihad 7984d 20h /pci/tags/rel_WB_B3/sim/
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 7991d 02h /pci/tags/rel_WB_B3/sim/
42 Removed out of date files mihad 8003d 03h /pci/tags/rel_WB_B3/sim/
30 Example of PCI testbench log file mihad 8163d 01h /pci/tags/rel_WB_B3/sim/
27 Modified testbench and fixed some bugs mihad 8165d 20h /pci/tags/rel_WB_B3/sim/
26 Modified testbench and fixed some bugs mihad 8165d 21h /pci/tags/rel_WB_B3/sim/
22 Added short description for simulation running mihad 8183d 21h /pci/tags/rel_WB_B3/sim/
20 *** empty log message *** mihad 8183d 22h /pci/tags/rel_WB_B3/sim/
17 *** empty log message *** mihad 8183d 23h /pci/tags/rel_WB_B3/sim/
16 Import of various scripts for simulation running mihad 8183d 23h /pci/tags/rel_WB_B3/sim/
3 New project directory structure mihad 8305d 21h /pci/tags/rel_WB_B3/sim/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.