OpenCores
URL https://opencores.org/ocsvn/pit/pit/trunk

Subversion Repositories pit

[/] [pit/] - Rev 20

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 minor update for timing constraint sugestions. rehayes 5377d 04h /pit/
19 Minor change to add parameter to pit instance rehayes 5377d 05h /pit/
18 Traded 16 data registers for 3 address registers when wait states are enabled. rehayes 5377d 07h /pit/
17 Change WISHBONE ack signal so no output is generated when wait states are enabled and the bus transaction is terminated in the first cycle. rehayes 5391d 04h /pit/
16 Added master error counter variable, added simulation timout limit rehayes 5502d 07h /pit/
15 Fix blocking assigment rehayes 5530d 07h /pit/
14 Cosmetic update, changed no-blocking assigment to blocking assigment rehayes 5599d 05h /pit/
13 Update to rev 0.3, added SINGLE_CYCLE parameter rehayes 5629d 09h /pit/
12 Fixed for single cycle reads rehayes 5630d 04h /pit/
11 Changed read task to capture data at rising edge of clock rehayes 5630d 04h /pit/
10 Added SINGLE_CYCLE parameter for WISHBONE bus cycles rehayes 5631d 07h /pit/
9 fix problem with wb_wacc signal. Old method allowed data to be clocked into register twice. rehayes 5637d 00h /pit/
8 Fix ack signal in testbench rehayes 5637d 01h /pit/
7 Reflection of minor corrections rehayes 5641d 06h /pit/
6 Reflection of minor corrections rehayes 5641d 07h /pit/
5 rehayes 5679d 02h /pit/
4 Initial Release March 14, 2009 - Bob Hayes rehayes 5679d 03h /pit/
3 Initial Release March 14, 2009 - Bob Hayes rehayes 5679d 03h /pit/
2 Initial Release March 14, 2009 - Bob Hayes rehayes 5679d 03h /pit/
1 The project was created and the structure was created root 5679d 18h /pit/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.