OpenCores
URL https://opencores.org/ocsvn/plasma/plasma/trunk

Subversion Repositories plasma

[/] [plasma/] [trunk/] [vhdl/] - Rev 386

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
383 Permit up to 64KB internal RAM and updated cache code. rhoads 5062d 23h /plasma/trunk/vhdl/
377 Fix cache_we warning rhoads 5206d 05h /plasma/trunk/vhdl/
376 Add write_enable to sensitivity list for Altera rhoads 5206d 06h /plasma/trunk/vhdl/
374 Fixed comment rhoads 5251d 20h /plasma/trunk/vhdl/
371 rhoads 5401d 08h /plasma/trunk/vhdl/
370 Fix "SLTIU v0, a0, -4000" by making imm signed rhoads 5401d 09h /plasma/trunk/vhdl/
369 Simplify E_RX_CLK usage rhoads 5406d 20h /plasma/trunk/vhdl/
365 Added UNISIM comment rhoads 5464d 21h /plasma/trunk/vhdl/
356 Added space to align text rhoads 5516d 20h /plasma/trunk/vhdl/
352 linus 5565d 13h /plasma/trunk/vhdl/
350 root 5594d 08h /plasma/trunk/vhdl/
348 Added comment for 32MB and 128MB DDR parts rhoads 5625d 04h /plasma/trunk/vhdl/
347 Xilinx ISE Project file rhoads 5625d 04h /plasma/trunk/vhdl/
346 Support optional 4KB cache rhoads 5662d 04h /plasma/trunk/vhdl/
345 Commented out optional mult speedup rhoads 5666d 00h /plasma/trunk/vhdl/
344 Fixed compiler warning rhoads 5666d 00h /plasma/trunk/vhdl/
343 Initial working cache rhoads 5666d 00h /plasma/trunk/vhdl/
337 Initial attempt at a cache rhoads 5671d 05h /plasma/trunk/vhdl/
335 Use enable signal for byte_we rhoads 5712d 23h /plasma/trunk/vhdl/
334 Short time for averaging read signal for 12.5 MHz case rhoads 5722d 22h /plasma/trunk/vhdl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.