OpenCores
URL https://opencores.org/ocsvn/plasma/plasma/trunk

Subversion Repositories plasma

[/] [plasma/] [trunk/] [vhdl/] - Rev 389

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
383 Permit up to 64KB internal RAM and updated cache code. rhoads 5117d 01h /plasma/trunk/vhdl/
377 Fix cache_we warning rhoads 5260d 06h /plasma/trunk/vhdl/
376 Add write_enable to sensitivity list for Altera rhoads 5260d 08h /plasma/trunk/vhdl/
374 Fixed comment rhoads 5305d 21h /plasma/trunk/vhdl/
371 rhoads 5455d 10h /plasma/trunk/vhdl/
370 Fix "SLTIU v0, a0, -4000" by making imm signed rhoads 5455d 11h /plasma/trunk/vhdl/
369 Simplify E_RX_CLK usage rhoads 5460d 22h /plasma/trunk/vhdl/
365 Added UNISIM comment rhoads 5518d 23h /plasma/trunk/vhdl/
356 Added space to align text rhoads 5570d 22h /plasma/trunk/vhdl/
352 linus 5619d 15h /plasma/trunk/vhdl/
350 root 5648d 10h /plasma/trunk/vhdl/
348 Added comment for 32MB and 128MB DDR parts rhoads 5679d 06h /plasma/trunk/vhdl/
347 Xilinx ISE Project file rhoads 5679d 06h /plasma/trunk/vhdl/
346 Support optional 4KB cache rhoads 5716d 05h /plasma/trunk/vhdl/
345 Commented out optional mult speedup rhoads 5720d 02h /plasma/trunk/vhdl/
344 Fixed compiler warning rhoads 5720d 02h /plasma/trunk/vhdl/
343 Initial working cache rhoads 5720d 02h /plasma/trunk/vhdl/
337 Initial attempt at a cache rhoads 5725d 06h /plasma/trunk/vhdl/
335 Use enable signal for byte_we rhoads 5767d 01h /plasma/trunk/vhdl/
334 Short time for averaging read signal for 12.5 MHz case rhoads 5777d 00h /plasma/trunk/vhdl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.