OpenCores
URL https://opencores.org/ocsvn/s1_core/s1_core/trunk

Subversion Repositories s1_core

[/] [s1_core/] [trunk/] [hdl/] [rtl/] [s1_top/] - Rev 110

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
105 New directory structure. root 5587d 00h /s1_core/trunk/hdl/rtl/s1_top/
99 This bridge follows the rules stated in paragraph 6.8 of book "OpenSPARC Internals"
in order to stall all the threads while serving a single request.
fafa1971 5689d 11h /s1_core/trunk/hdl/rtl/s1_top/
98 Added stall/resume signals from bridge to SPARC Core. fafa1971 5689d 12h /s1_core/trunk/hdl/rtl/s1_top/
73 New version of scripts for DC and to compile boot code fafa1971 6072d 19h /s1_core/trunk/hdl/rtl/s1_top/
58 These were only symbolic links to remember where such these things were defined fafa1971 6135d 10h /s1_core/trunk/hdl/rtl/s1_top/
51 User Chris "gaterocket" corrected a couple of errors for FPGA boards: blocking assignments and two uninitialized variables. fafa1971 6221d 11h /s1_core/trunk/hdl/rtl/s1_top/
44 Embedded `defines into Verilog source since did not find command line option for XST fafa1971 6287d 08h /s1_core/trunk/hdl/rtl/s1_top/
12 Updated the PCX/CPX fields description with all the info required for debugging. fafa1971 6362d 06h /s1_core/trunk/hdl/rtl/s1_top/
11 Corrected the bug about the packet format, now we are near to perfection... fafa1971 6362d 10h /s1_core/trunk/hdl/rtl/s1_top/
4 First version. fafa1971 6383d 07h /s1_core/trunk/hdl/rtl/s1_top/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.