OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [rtl/] - Rev 45

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4552d 23h /sdr_ctrl/trunk/rtl/
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4554d 21h /sdr_ctrl/trunk/rtl/
42 Bug fix in read access is fixed dinesha 4554d 23h /sdr_ctrl/trunk/rtl/
40 Application layer Fifo full conditional are register now to synth timing fixes dinesha 4555d 18h /sdr_ctrl/trunk/rtl/
38 Port Name clean up dinesha 4556d 23h /sdr_ctrl/trunk/rtl/
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4557d 01h /sdr_ctrl/trunk/rtl/
36 Clean up dinesha 4557d 16h /sdr_ctrl/trunk/rtl/
33 clean up dinesha 4557d 18h /sdr_ctrl/trunk/rtl/
31 Integrated SDRAM controller with wishbone interface is added into SVN dinesha 4559d 17h /sdr_ctrl/trunk/rtl/
23 Pad sdram clock added and read path register w.r.t pad sdram clock dinesha 4561d 21h /sdr_ctrl/trunk/rtl/
16 8 Bit SDRAM Support is added dinesha 4563d 16h /sdr_ctrl/trunk/rtl/
15 Port cleanup dinesha 4566d 16h /sdr_ctrl/trunk/rtl/
13 column bit are made progrmmable dinesha 4566d 17h /sdr_ctrl/trunk/rtl/
9 SDR Bus width parameter passing issue across the models are fixed dinesha 4570d 17h /sdr_ctrl/trunk/rtl/
4 Sdram controller RTL bug fixes done for 16bit SDR Mode dinesha 4571d 15h /sdr_ctrl/trunk/rtl/
3 SDRAM controller core files are checked in dinesha 4578d 01h /sdr_ctrl/trunk/rtl/
2 dinesha 4580d 17h /sdr_ctrl/trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.