OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] [sdr_ctrl/] [trunk/] [rtl/] [core/] - Rev 73

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 sdram bug in FPGA mode + 8/16 bit address map fix dinesha 1095d 06h /sdr_ctrl/trunk/rtl/core/
71 Warning cleanup dinesha 4140d 07h /sdr_ctrl/trunk/rtl/core/
69 SDRAM address bit increased from 12 bit to 13 bit dinesha 4140d 08h /sdr_ctrl/trunk/rtl/core/
64 CAS Latency support added for 4,5 dinesha 4458d 15h /sdr_ctrl/trunk/rtl/core/
55 FPGA Synthesis timing optimisation dinesha 4578d 07h /sdr_ctrl/trunk/rtl/core/
54 FPGA Timing Optimisation dinesha 4581d 04h /sdr_ctrl/trunk/rtl/core/
51 FPGA relating timing optimisation done dinesha 4582d 05h /sdr_ctrl/trunk/rtl/core/
50 Bug fix the request length is fixe dinesha 4584d 09h /sdr_ctrl/trunk/rtl/core/
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4585d 08h /sdr_ctrl/trunk/rtl/core/
46 test bench upgrade + rtl cleanup dinesha 4587d 09h /sdr_ctrl/trunk/rtl/core/
45 RTL clean up and logic seperation done from sdram bus converter and request generator dinesha 4587d 13h /sdr_ctrl/trunk/rtl/core/
44 SDRAM data path logic is modified to support 4 command line pipe line of different bank dinesha 4589d 11h /sdr_ctrl/trunk/rtl/core/
37 SDRAM dq and sdram pad clock are termindated inside the top rtl files dinesha 4591d 14h /sdr_ctrl/trunk/rtl/core/
36 Clean up dinesha 4592d 05h /sdr_ctrl/trunk/rtl/core/
33 clean up dinesha 4592d 07h /sdr_ctrl/trunk/rtl/core/
31 Integrated SDRAM controller with wishbone interface is added into SVN dinesha 4594d 06h /sdr_ctrl/trunk/rtl/core/
23 Pad sdram clock added and read path register w.r.t pad sdram clock dinesha 4596d 10h /sdr_ctrl/trunk/rtl/core/
16 8 Bit SDRAM Support is added dinesha 4598d 05h /sdr_ctrl/trunk/rtl/core/
15 Port cleanup dinesha 4601d 06h /sdr_ctrl/trunk/rtl/core/
13 column bit are made progrmmable dinesha 4601d 06h /sdr_ctrl/trunk/rtl/core/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.