OpenCores
URL https://opencores.org/ocsvn/srdydrdy_lib/srdydrdy_lib/trunk

Subversion Repositories srdydrdy_lib

[/] [srdydrdy_lib/] [trunk/] [rtl/] [verilog/] - Rev 15

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
14 - Modified large FIFO to remove "full" signal and store only N-1 words
- changed small FIFO to use memory instance instead of registers
- changed sequence generator to enable more complex tests
- changed sd_mirror to use combinatorial assign output
ghutchis 5374d 13h /srdydrdy_lib/trunk/rtl/verilog/
13 Fixed FIFO Full condition for large fifo, added separate
tests to example bridge
ghutchis 5377d 23h /srdydrdy_lib/trunk/rtl/verilog/
11 Updated bridge example to fix a number of small bugs.
First packet now exits bridge from all ports.
ghutchis 5379d 22h /srdydrdy_lib/trunk/rtl/verilog/
10 Fixed "locked" variable in rrslow ghutchis 5380d 02h /srdydrdy_lib/trunk/rtl/verilog/
7 Added rrslow ghutchis 5383d 18h /srdydrdy_lib/trunk/rtl/verilog/
6 Modified "B" output buffer for full-rate operation ghutchis 5386d 03h /srdydrdy_lib/trunk/rtl/verilog/
3 Added small/synchronizer FIFO, along with minimal testbench ghutchis 5388d 13h /srdydrdy_lib/trunk/rtl/verilog/
2 Initial commit of directory structure and basic components ghutchis 5392d 22h /srdydrdy_lib/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.