OpenCores
URL https://opencores.org/ocsvn/srdydrdy_lib/srdydrdy_lib/trunk

Subversion Repositories srdydrdy_lib

[/] [srdydrdy_lib/] [trunk/] [rtl/] [verilog/] - Rev 19

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
19 Fixed several minor bugs in scoreboard, adjusted usage width in sd_fifo_b,
and updated component documentation.
ghutchis 5321d 12h /srdydrdy_lib/trunk/rtl/verilog/
18 Added scoreboard and scoreboard testbench ghutchis 5321d 16h /srdydrdy_lib/trunk/rtl/verilog/
16 Changed fifo head/tail to have separate usage counters for producer and consumer
side.

Fixed bug in port_ring_tap where it jumped to non-existent state.

Changed default dump mode for icarus to lxt.
ghutchis 5322d 13h /srdydrdy_lib/trunk/rtl/verilog/
14 - Modified large FIFO to remove "full" signal and store only N-1 words
- changed small FIFO to use memory instance instead of registers
- changed sequence generator to enable more complex tests
- changed sd_mirror to use combinatorial assign output
ghutchis 5324d 11h /srdydrdy_lib/trunk/rtl/verilog/
13 Fixed FIFO Full condition for large fifo, added separate
tests to example bridge
ghutchis 5327d 22h /srdydrdy_lib/trunk/rtl/verilog/
11 Updated bridge example to fix a number of small bugs.
First packet now exits bridge from all ports.
ghutchis 5329d 20h /srdydrdy_lib/trunk/rtl/verilog/
10 Fixed "locked" variable in rrslow ghutchis 5330d 01h /srdydrdy_lib/trunk/rtl/verilog/
7 Added rrslow ghutchis 5333d 16h /srdydrdy_lib/trunk/rtl/verilog/
6 Modified "B" output buffer for full-rate operation ghutchis 5336d 01h /srdydrdy_lib/trunk/rtl/verilog/
3 Added small/synchronizer FIFO, along with minimal testbench ghutchis 5338d 11h /srdydrdy_lib/trunk/rtl/verilog/
2 Initial commit of directory structure and basic components ghutchis 5342d 20h /srdydrdy_lib/trunk/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.