OpenCores
URL https://opencores.org/ocsvn/t400/t400/trunk

Subversion Repositories t400

[/] [t400/] [trunk/] [bench/] - Rev 176

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
176 New directory structure. root 5731d 04h /t400/trunk/bench/
144 initial check-in arniml 6733d 16h /trunk/bench/
139 initial check-in arniml 6734d 00h /trunk/bench/
125 initial check-in arniml 6734d 19h /trunk/bench/
117 initial check-in arniml 6739d 17h /trunk/bench/
105 remove obsolete en_clk_s arniml 6739d 19h /trunk/bench/
104 fix typo arniml 6739d 23h /trunk/bench/
97 lower nibble is OD to prevent contention with testbench arniml 6747d 15h /trunk/bench/
91 don't generate interrupt when in interrupt routine around 0x100 arniml 6747d 22h /trunk/bench/
78 provide SA at L port arniml 6748d 11h /trunk/bench/
73 use 'after' instead of wait for signal delay
should resolve problems with delta cycle arrival times
arniml 6748d 15h /trunk/bench/
67 explicitly select clock divider 4 arniml 6748d 19h /trunk/bench/
66 explicitly select clock divider 8 arniml 6748d 19h /trunk/bench/
65 add global signals for testbench instrumentation arniml 6748d 19h /trunk/bench/
64 add fail reporting for port d arniml 6748d 19h /trunk/bench/
63 initial check-in arniml 6748d 19h /trunk/bench/
60 connect cko_i to bit 2 of IN bus arniml 6752d 13h /trunk/bench/
58 consider IN port arniml 6753d 13h /trunk/bench/
57 consider CKO and IN port arniml 6753d 13h /trunk/bench/
56 drive IN port arniml 6753d 13h /trunk/bench/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.