OpenCores
URL https://opencores.org/ocsvn/t400/t400/trunk

Subversion Repositories t400

[/] [t400/] [trunk/] [rtl/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 updates for interrupt support arniml 6697d 21h /t400/trunk/rtl/
55 routi CKO to t400_core arniml 6702d 15h /t400/trunk/rtl/
54 use to_X01 for primary input bus arniml 6702d 15h /t400/trunk/rtl/
53 use to_X01 for G input arniml 6702d 15h /t400/trunk/rtl/
52 + reset neg_edge flip-flops to '1'
-> after por, a 1-to-0 edge is required to trigger the latches initially
+ use to_X01
arniml 6702d 15h /t400/trunk/rtl/
49 io_in added arniml 6703d 16h /t400/trunk/rtl/
48 instructions ININ and INIL implemented arniml 6703d 16h /t400/trunk/rtl/
47 simplify ININ/INIL instruction support arniml 6703d 16h /t400/trunk/rtl/
46 operations for IN port added arniml 6703d 16h /t400/trunk/rtl/
45 initial check-in arniml 6703d 16h /t400/trunk/rtl/
43 route cko to ALU for INIL instruction arniml 6703d 18h /t400/trunk/rtl/
39 select CK divide by 8 arniml 6705d 13h /t400/trunk/rtl/
37 timer module included arniml 6705d 13h /t400/trunk/rtl/
36 skip-on-timer implemented arniml 6705d 13h /t400/trunk/rtl/
35 initial check-in arniml 6705d 13h /t400/trunk/rtl/
27 connect missing input direction for IO G arniml 6708d 15h /t400/trunk/rtl/
15 initial check-in arniml 6710d 17h /t400/trunk/rtl/
14 t420 hierarchies added arniml 6710d 17h /t400/trunk/rtl/
13 hand-down clock divider option arniml 6717d 13h /t400/trunk/rtl/
12 fix sensitivity list arniml 6718d 14h /t400/trunk/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.