OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_2_beta/] [sw/] [i8039emu/] - Rev 292

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5569d 21h /t48/tags/rel_0_2_beta/sw/i8039emu/
252 This commit was manufactured by cvs2svn to create tag 'rel_0_2_beta'. 6540d 05h /t48/tags/rel_0_2_beta/sw/i8039emu/
88 allow memory bank switching during interrupts arniml 7343d 13h /t48/tags/rel_0_2_beta/sw/i8039emu/
74 enhance pass/fail detection arniml 7350d 19h /t48/tags/rel_0_2_beta/sw/i8039emu/
58 add periodic interrupt arniml 7359d 08h /t48/tags/rel_0_2_beta/sw/i8039emu/
52 + fix bug in PSW[3]
+ read SP properly for dump
arniml 7360d 10h /t48/tags/rel_0_2_beta/sw/i8039emu/
51 + implement Port1 and Port2
+ connect T0 and T1
+ return proper program memory contents
arniml 7360d 10h /t48/tags/rel_0_2_beta/sw/i8039emu/
49 Imported sources arniml 7365d 11h /t48/tags/rel_0_2_beta/sw/i8039emu/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.