OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_1_beta/] [sw/] [verif/] - Rev 292

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5648d 21h /t48/tags/rel_0_6_1_beta/sw/verif/
256 This commit was manufactured by cvs2svn to create tag 'rel_0_6_1_beta'. 6619d 06h /t48/tags/rel_0_6_1_beta/sw/verif/
199 initial check-in arniml 6873d 10h /t48/tags/rel_0_6_1_beta/sw/verif/
194 initial check-in arniml 6874d 21h /t48/tags/rel_0_6_1_beta/sw/verif/
185 initial check-in arniml 6928d 09h /t48/tags/rel_0_6_1_beta/sw/verif/
184 initial check-in arniml 6928d 10h /t48/tags/rel_0_6_1_beta/sw/verif/
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 7019d 12h /t48/tags/rel_0_6_1_beta/sw/verif/
141 disable external memory to avoid conflicts with outl a, bus arniml 7245d 11h /t48/tags/rel_0_6_1_beta/sw/verif/
131 update arniml 7289d 06h /t48/tags/rel_0_6_1_beta/sw/verif/
130 initial check-in arniml 7289d 06h /t48/tags/rel_0_6_1_beta/sw/verif/
125 exclude from dump compare arniml 7358d 19h /t48/tags/rel_0_6_1_beta/sw/verif/
122 test MB after return from interrupt arniml 7359d 16h /t48/tags/rel_0_6_1_beta/sw/verif/
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7362d 09h /t48/tags/rel_0_6_1_beta/sw/verif/
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7402d 19h /t48/tags/rel_0_6_1_beta/sw/verif/
102 update for changes in address space of external memory arniml 7406d 16h /t48/tags/rel_0_6_1_beta/sw/verif/
99 initial check-in arniml 7406d 16h /t48/tags/rel_0_6_1_beta/sw/verif/
97 initial check-in arniml 7406d 17h /t48/tags/rel_0_6_1_beta/sw/verif/
95 check counter inactivity arniml 7407d 14h /t48/tags/rel_0_6_1_beta/sw/verif/
94 initial check-in arniml 7407d 14h /t48/tags/rel_0_6_1_beta/sw/verif/
90 intial check-in arniml 7407d 15h /t48/tags/rel_0_6_1_beta/sw/verif/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.