OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_1_beta/] [sw/] [verif/] - Rev 329

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5589d 20h /t48/tags/rel_0_6_1_beta/sw/verif/
256 This commit was manufactured by cvs2svn to create tag 'rel_0_6_1_beta'. 6560d 05h /t48/tags/rel_0_6_1_beta/sw/verif/
199 initial check-in arniml 6814d 09h /t48/tags/rel_0_6_1_beta/sw/verif/
194 initial check-in arniml 6815d 20h /t48/tags/rel_0_6_1_beta/sw/verif/
185 initial check-in arniml 6869d 08h /t48/tags/rel_0_6_1_beta/sw/verif/
184 initial check-in arniml 6869d 09h /t48/tags/rel_0_6_1_beta/sw/verif/
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 6960d 11h /t48/tags/rel_0_6_1_beta/sw/verif/
141 disable external memory to avoid conflicts with outl a, bus arniml 7186d 10h /t48/tags/rel_0_6_1_beta/sw/verif/
131 update arniml 7230d 05h /t48/tags/rel_0_6_1_beta/sw/verif/
130 initial check-in arniml 7230d 05h /t48/tags/rel_0_6_1_beta/sw/verif/
125 exclude from dump compare arniml 7299d 18h /t48/tags/rel_0_6_1_beta/sw/verif/
122 test MB after return from interrupt arniml 7300d 15h /t48/tags/rel_0_6_1_beta/sw/verif/
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7303d 08h /t48/tags/rel_0_6_1_beta/sw/verif/
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7343d 18h /t48/tags/rel_0_6_1_beta/sw/verif/
102 update for changes in address space of external memory arniml 7347d 15h /t48/tags/rel_0_6_1_beta/sw/verif/
99 initial check-in arniml 7347d 15h /t48/tags/rel_0_6_1_beta/sw/verif/
97 initial check-in arniml 7347d 16h /t48/tags/rel_0_6_1_beta/sw/verif/
95 check counter inactivity arniml 7348d 13h /t48/tags/rel_0_6_1_beta/sw/verif/
94 initial check-in arniml 7348d 13h /t48/tags/rel_0_6_1_beta/sw/verif/
90 intial check-in arniml 7348d 14h /t48/tags/rel_0_6_1_beta/sw/verif/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.