OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_beta/] [rtl/] - Rev 171

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
171 remove obsolete output stack_high_o arniml 7001d 07h /t48/tags/rel_0_6_beta/rtl/
169 initial check-in arniml 7002d 19h /t48/tags/rel_0_6_beta/rtl/
168 change address range of wb_master arniml 7002d 19h /t48/tags/rel_0_6_beta/rtl/
167 simplify address range:
- configuration range
- Wishbone range
arniml 7002d 19h /t48/tags/rel_0_6_beta/rtl/
166 assign default for state_s arniml 7004d 11h /t48/tags/rel_0_6_beta/rtl/
165 add component wb_master.vhd arniml 7005d 10h /t48/tags/rel_0_6_beta/rtl/
164 initial check-in arniml 7005d 10h /t48/tags/rel_0_6_beta/rtl/
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7006d 09h /t48/tags/rel_0_6_beta/rtl/
161 fix syntax problem that triggers an error with GHDL 0.18 arniml 7037d 13h /t48/tags/rel_0_6_beta/rtl/
157 removed obsolete constant arniml 7158d 10h /t48/tags/rel_0_6_beta/rtl/
156 added hierarchy t8039_notri arniml 7158d 10h /t48/tags/rel_0_6_beta/rtl/
155 initial check-in arniml 7158d 10h /t48/tags/rel_0_6_beta/rtl/
153 introduced generic gate_port_input_g
forces masking of P1 and P2 input bus
arniml 7159d 07h /t48/tags/rel_0_6_beta/rtl/
150 intruduced hierarchy t8048_notri where all system functionality
except bidirectional ports is handled
arniml 7160d 06h /t48/tags/rel_0_6_beta/rtl/
149 update arniml 7160d 06h /t48/tags/rel_0_6_beta/rtl/
148 initial check-in arniml 7160d 06h /t48/tags/rel_0_6_beta/rtl/
145 remove PROG and end of XTAL2, see comment for details arniml 7197d 09h /t48/tags/rel_0_6_beta/rtl/
144 delay db_dir_o by one machine cycle
this fixes the timing relation between BUS data and WR'
arniml 7197d 09h /t48/tags/rel_0_6_beta/rtl/
143 Fix bug report:
"RD' and WR' not asserted for INS A, BUS and OUTL BUS, A"
rd is asserted for INS A, BUS
wr is asserted for OUTL BUS, A
P1, P2 and BUS are written in first instruction cycle
arniml 7197d 10h /t48/tags/rel_0_6_beta/rtl/
142 deassert rd_q, wr_q and prog_q at end of XTAL3 arniml 7197d 10h /t48/tags/rel_0_6_beta/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.