OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_0/] - Rev 43

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 fix sensitivity list arniml 7425d 15h /t48/tags/rel_1_0/
42 change test values that match better to the test case arniml 7425d 17h /t48/tags/rel_1_0/
41 expand PATH arniml 7425d 17h /t48/tags/rel_1_0/
40 rework adder and force resource sharing between ADD, INC and DEC arniml 7425d 17h /t48/tags/rel_1_0/
39 initial check-in arniml 7427d 21h /t48/tags/rel_1_0/
38 add measures to implement XCHD arniml 7427d 21h /t48/tags/rel_1_0/
37 add dump_compare support arniml 7427d 21h /t48/tags/rel_1_0/
36 make calculation of expected value more readable arniml 7427d 22h /t48/tags/rel_1_0/
35 initial check-in arniml 7430d 15h /t48/tags/rel_1_0/
34 fix test wrt AC arniml 7433d 15h /t48/tags/rel_1_0/
33 rename pX_limp to pX_low_imp arniml 7433d 16h /t48/tags/rel_1_0/
32 rename pX_limp to pX_low_imp arniml 7433d 16h /t48/tags/rel_1_0/
31 refer PROJECT_DIR variable arniml 7433d 16h /t48/tags/rel_1_0/
30 connect prog_n_o arniml 7434d 14h /t48/tags/rel_1_0/
29 take auxiliary carry from direct ALU connection arniml 7434d 14h /t48/tags/rel_1_0/
28 update wiring for DA support arniml 7434d 14h /t48/tags/rel_1_0/
27 implemented mnemonic DA arniml 7434d 14h /t48/tags/rel_1_0/
26 support for DA instruction arniml 7434d 14h /t48/tags/rel_1_0/
25 initial check-in arniml 7434d 14h /t48/tags/rel_1_0/
24 connect control signal for Port 2 expander arniml 7434d 22h /t48/tags/rel_1_0/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.