OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_0/] [sim/] - Rev 151

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
151 added hierarchy t8048_notri and components package for t48 systems arniml 7145d 23h /t48/tags/rel_1_0/sim/
116 adapt to GHDL 0.12 / gcc 3.4.0 arniml 7329d 10h /t48/tags/rel_1_0/sim/
112 update tb_behav_c0 for new ROM layout arniml 7340d 19h /t48/tags/rel_1_0/sim/
93 add support for line coverage evaluation with gcov arniml 7345d 15h /t48/tags/rel_1_0/sim/
84 add if_timing module arniml 7366d 09h /t48/tags/rel_1_0/sim/
79 add if_timing module arniml 7366d 14h /t48/tags/rel_1_0/sim/
77 move from std_logic_arith to numeric_std arniml 7367d 06h /t48/tags/rel_1_0/sim/
76 initial check-in arniml 7367d 10h /t48/tags/rel_1_0/sim/
75 remove obsolete design unit arniml 7367d 10h /t48/tags/rel_1_0/sim/
71 add T8039 and its testbench arniml 7373d 11h /t48/tags/rel_1_0/sim/
55 add dependency to tb_behav_pack for decoder arniml 7377d 09h /t48/tags/rel_1_0/sim/
31 refer PROJECT_DIR variable arniml 7393d 11h /t48/tags/rel_1_0/sim/
16 fix header arniml 7396d 08h /t48/tags/rel_1_0/sim/
11 add description arniml 7397d 08h /t48/tags/rel_1_0/sim/
9 initial check-in arniml 7398d 07h /t48/tags/rel_1_0/sim/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.