OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] - Rev 123

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
123 support hex file for external ROM arniml 7315d 11h /t48/tags/rel_1_1/sw/
122 test MB after return from interrupt arniml 7315d 11h /t48/tags/rel_1_1/sw/
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7318d 04h /t48/tags/rel_1_1/sw/
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7358d 14h /t48/tags/rel_1_1/sw/
104 add white_box directory to test suite arniml 7362d 10h /t48/tags/rel_1_1/sw/
102 update for changes in address space of external memory arniml 7362d 10h /t48/tags/rel_1_1/sw/
99 initial check-in arniml 7362d 11h /t48/tags/rel_1_1/sw/
97 initial check-in arniml 7362d 11h /t48/tags/rel_1_1/sw/
96 select dedicated directorie(s) for regression arniml 7363d 09h /t48/tags/rel_1_1/sw/
95 check counter inactivity arniml 7363d 09h /t48/tags/rel_1_1/sw/
94 initial check-in arniml 7363d 09h /t48/tags/rel_1_1/sw/
90 intial check-in arniml 7363d 10h /t48/tags/rel_1_1/sw/
89 initial check-in arniml 7377d 06h /t48/tags/rel_1_1/sw/
88 allow memory bank switching during interrupts arniml 7378d 08h /t48/tags/rel_1_1/sw/
87 abort gracfullt if memory bank switching does not work arniml 7378d 08h /t48/tags/rel_1_1/sw/
85 initial check-in arniml 7378d 13h /t48/tags/rel_1_1/sw/
74 enhance pass/fail detection arniml 7385d 14h /t48/tags/rel_1_1/sw/
70 clean test cell before make arniml 7391d 06h /t48/tags/rel_1_1/sw/
69 fix name of istrobe arniml 7391d 06h /t48/tags/rel_1_1/sw/
61 expand script for dump compare arniml 7393d 03h /t48/tags/rel_1_1/sw/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.