OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] - Rev 124

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
124 fix wrong handling of MB after return from interrupt arniml 7378d 14h /t48/tags/rel_1_1/sw/
123 support hex file for external ROM arniml 7378d 14h /t48/tags/rel_1_1/sw/
122 test MB after return from interrupt arniml 7378d 14h /t48/tags/rel_1_1/sw/
118 test MB/interrupt behaviour according to bug report
"Program Memory bank can be switched during interrupt"
arniml 7381d 08h /t48/tags/rel_1_1/sw/
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7421d 17h /t48/tags/rel_1_1/sw/
104 add white_box directory to test suite arniml 7425d 14h /t48/tags/rel_1_1/sw/
102 update for changes in address space of external memory arniml 7425d 14h /t48/tags/rel_1_1/sw/
99 initial check-in arniml 7425d 14h /t48/tags/rel_1_1/sw/
97 initial check-in arniml 7425d 15h /t48/tags/rel_1_1/sw/
96 select dedicated directorie(s) for regression arniml 7426d 12h /t48/tags/rel_1_1/sw/
95 check counter inactivity arniml 7426d 13h /t48/tags/rel_1_1/sw/
94 initial check-in arniml 7426d 13h /t48/tags/rel_1_1/sw/
90 intial check-in arniml 7426d 13h /t48/tags/rel_1_1/sw/
89 initial check-in arniml 7440d 10h /t48/tags/rel_1_1/sw/
88 allow memory bank switching during interrupts arniml 7441d 12h /t48/tags/rel_1_1/sw/
87 abort gracfullt if memory bank switching does not work arniml 7441d 12h /t48/tags/rel_1_1/sw/
85 initial check-in arniml 7441d 17h /t48/tags/rel_1_1/sw/
74 enhance pass/fail detection arniml 7448d 17h /t48/tags/rel_1_1/sw/
70 clean test cell before make arniml 7454d 10h /t48/tags/rel_1_1/sw/
69 fix name of istrobe arniml 7454d 10h /t48/tags/rel_1_1/sw/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.