OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_1/] [sw/] - Rev 88

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
88 allow memory bank switching during interrupts arniml 7377d 23h /t48/tags/rel_1_1/sw/
87 abort gracfullt if memory bank switching does not work arniml 7377d 23h /t48/tags/rel_1_1/sw/
85 initial check-in arniml 7378d 04h /t48/tags/rel_1_1/sw/
74 enhance pass/fail detection arniml 7385d 05h /t48/tags/rel_1_1/sw/
70 clean test cell before make arniml 7390d 21h /t48/tags/rel_1_1/sw/
69 fix name of istrobe arniml 7390d 21h /t48/tags/rel_1_1/sw/
61 expand script for dump compare arniml 7392d 18h /t48/tags/rel_1_1/sw/
58 add periodic interrupt arniml 7393d 18h /t48/tags/rel_1_1/sw/
57 abort if no interrupt occurs arniml 7393d 18h /t48/tags/rel_1_1/sw/
52 + fix bug in PSW[3]
+ read SP properly for dump
arniml 7394d 19h /t48/tags/rel_1_1/sw/
51 + implement Port1 and Port2
+ connect T0 and T1
+ return proper program memory contents
arniml 7394d 19h /t48/tags/rel_1_1/sw/
49 Imported sources arniml 7399d 21h /t48/tags/rel_1_1/sw/
48 update copyright notice arniml 7399d 21h /t48/tags/rel_1_1/sw/
47 initial check-in arniml 7399d 21h /t48/tags/rel_1_1/sw/
46 fix test arniml 7401d 18h /t48/tags/rel_1_1/sw/
42 change test values that match better to the test case arniml 7402d 22h /t48/tags/rel_1_1/sw/
41 expand PATH arniml 7402d 22h /t48/tags/rel_1_1/sw/
39 initial check-in arniml 7405d 02h /t48/tags/rel_1_1/sw/
36 make calculation of expected value more readable arniml 7405d 03h /t48/tags/rel_1_1/sw/
35 initial check-in arniml 7407d 20h /t48/tags/rel_1_1/sw/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.