OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_2/] [bench/] [vhdl/] - Rev 81

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
81 initial check-in arniml 7410d 11h /t48/tags/rel_1_2/bench/vhdl/
80 added if_timing arniml 7410d 11h /t48/tags/rel_1_2/bench/vhdl/
68 connect T0 and T1 to P1 arniml 7417d 09h /t48/tags/rel_1_2/bench/vhdl/
67 initial check-in arniml 7417d 09h /t48/tags/rel_1_2/bench/vhdl/
56 wait for instruction strobe after final end-of-simulation detection
this ensures that the last mov instruction is part of the dump and
enables 100% matching with i8039 simulator
arniml 7421d 07h /t48/tags/rel_1_2/bench/vhdl/
33 rename pX_limp to pX_low_imp arniml 7437d 08h /t48/tags/rel_1_2/bench/vhdl/
30 connect prog_n_o arniml 7438d 06h /t48/tags/rel_1_2/bench/vhdl/
19 enhance simulation result string arniml 7440d 05h /t48/tags/rel_1_2/bench/vhdl/
10 put ext_ram on falling clock edge to sample the write enable proberly arniml 7442d 04h /t48/tags/rel_1_2/bench/vhdl/
8 initial check-in arniml 7442d 06h /t48/tags/rel_1_2/bench/vhdl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.