OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_2/] [bench/] [vhdl/] - Rev 83

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
83 connect if_timing to P2 output of T48 arniml 7382d 16h /t48/tags/rel_1_2/bench/vhdl/
82 check expander timings arniml 7382d 16h /t48/tags/rel_1_2/bench/vhdl/
81 initial check-in arniml 7382d 20h /t48/tags/rel_1_2/bench/vhdl/
80 added if_timing arniml 7382d 21h /t48/tags/rel_1_2/bench/vhdl/
68 connect T0 and T1 to P1 arniml 7389d 18h /t48/tags/rel_1_2/bench/vhdl/
67 initial check-in arniml 7389d 18h /t48/tags/rel_1_2/bench/vhdl/
56 wait for instruction strobe after final end-of-simulation detection
this ensures that the last mov instruction is part of the dump and
enables 100% matching with i8039 simulator
arniml 7393d 16h /t48/tags/rel_1_2/bench/vhdl/
33 rename pX_limp to pX_low_imp arniml 7409d 17h /t48/tags/rel_1_2/bench/vhdl/
30 connect prog_n_o arniml 7410d 15h /t48/tags/rel_1_2/bench/vhdl/
19 enhance simulation result string arniml 7412d 14h /t48/tags/rel_1_2/bench/vhdl/
10 put ext_ram on falling clock edge to sample the write enable proberly arniml 7414d 14h /t48/tags/rel_1_2/bench/vhdl/
8 initial check-in arniml 7414d 15h /t48/tags/rel_1_2/bench/vhdl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.