OpenCores
URL https://opencores.org/ocsvn/tinycpu/tinycpu/trunk

Subversion Repositories tinycpu

[/] [tinycpu/] [trunk/] [testbench/] - Rev 15

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
15 Added README, LICENSE, and the (so far not created) incdec component earlz 4449d 06h /tinycpu/trunk/testbench/
14 Added ALU with all the operations we'll need. Synthesizes as well trivially earlz 4449d 14h /tinycpu/trunk/testbench/
12 registerfile has ports for every register now
makefile now uses GHW file format for gtkwave instead of VCD
earlz 4449d 17h /tinycpu/trunk/testbench/
11 Finally, it synthesizes to BRAM.. Possibly need to fix how the DataOut syncs with WriteEnable and Address though if I plan to both read and write on the same clock edge earlz 4453d 07h /tinycpu/trunk/testbench/
10 Just committing so I can keep this original that passes simulation, but still synthesizes to LUTs earlz 4453d 07h /tinycpu/trunk/testbench/
9 Trying to add a byte-enable to the RAM. Used Xilinx's template for it, but ghdl won't pass the testbench earlz 4453d 15h /tinycpu/trunk/testbench/
8 Added blockram for inferring actual block RAM.
Now we need a memory controller, not a crappy memory emulation thing
earlz 4454d 14h /tinycpu/trunk/testbench/
7 Changed memory to fix bound check error
Decreased size of RAM since 4096 bytes of RAM would require an FPGA with more than 32K flip-flops (mine has ~4000)
earlz 4454d 15h /tinycpu/trunk/testbench/
5 Modified registerfile to be dual-port for both read and write earlz 4455d 07h /tinycpu/trunk/testbench/
4 Added internal memory interface
Updated design
earlz 4455d 15h /tinycpu/trunk/testbench/
3 Updated registerfile to have 2 read ports
Added super rough design document mainly just for brainstorming
earlz 4456d 07h /tinycpu/trunk/testbench/
2 Initial commit earlz 4456d 08h /tinycpu/trunk/testbench/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.