OpenCores
URL https://opencores.org/ocsvn/v586/v586/trunk

Subversion Repositories v586

[/] [v586/] - Rev 118

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
118 cleanup ultro 2923d 15h /v586/
117 reset polarity in mig_b.prj for ddr2 was wrong , should be high ultro 2970d 19h /v586/
116 fix path of the axi rom module ultro 2984d 14h /v586/
115 update for synth slack ultro 2985d 08h /v586/
114 update cosmetic ultro 2985d 09h /v586/
113 updates to take acu appart ultro 2985d 10h /v586/
112 Added the prj missing files ultro 2988d 22h /v586/
111 added comment ultro 3005d 08h /v586/
110 updated MCS files to be downloaded to nexys4 DDR ultro 3005d 08h /v586/
109 update for nexys 4 ddr ultro 3005d 09h /v586/
108 update xdc for nexys 4 ddr ultro 3005d 09h /v586/
107 crossbar update ultro 3005d 09h /v586/
106 update core netlist ultro 3005d 09h /v586/
105 migration nexys ddr ultro 3005d 10h /v586/
104 iadd rstgen and clk wiard for ddr nexys4 TOP ultro 3012d 10h /v586/
103 commit top for 128mbyte nexys4 ddr version ultro 3022d 00h /v586/
102 committed 128mbytes boot code for nexys4 ddr ultro 3022d 00h /v586/
101 add ddr interface mig7 xilinx xci ip ultro 3022d 13h /v586/
100 add crossbar for nexys4 ddr with 128megabyte ram window ultro 3022d 13h /v586/
99 remove phy_intn from xdc constraints as it is not used inside design wi th etherlite. ultro 3063d 22h /v586/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.