OpenCores
URL https://opencores.org/ocsvn/versatile_fifo/versatile_fifo/trunk

Subversion Repositories versatile_fifo

[/] [versatile_fifo/] [trunk/] [rtl/] - Rev 28

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
28 ACTEL async dual way FIFO unneback 5044d 05h /versatile_fifo/trunk/rtl/
27 initial commit, dual way simplex FIFO unneback 5044d 20h /versatile_fifo/trunk/rtl/
26 added ACTEL synthesis directive as define, +ACTEL unneback 5044d 20h /versatile_fifo/trunk/rtl/
25 DFF SR as separate logic unneback 5184d 16h /versatile_fifo/trunk/rtl/
24 updated fifo interfaces with re/rd and we/wr unneback 5185d 07h /versatile_fifo/trunk/rtl/
23 unneback 5187d 19h /versatile_fifo/trunk/rtl/
22 async fifo with multiple queues unneback 5187d 20h /versatile_fifo/trunk/rtl/
21 added DFF SR unneback 5201d 17h /versatile_fifo/trunk/rtl/
18 ADDR and DATA width set to 8 resp 32 unneback 5203d 20h /versatile_fifo/trunk/rtl/
17 based on updated versatile counter unneback 5207d 19h /versatile_fifo/trunk/rtl/
16 changed power of two style unneback 5471d 04h /versatile_fifo/trunk/rtl/
15 doc updated
gray_counter_defines added
dual port RAM updated
unneback 5474d 22h /versatile_fifo/trunk/rtl/
13 adr update unneback 5520d 07h /versatile_fifo/trunk/rtl/
12 no mux on dual port mem read unneback 5533d 00h /versatile_fifo/trunk/rtl/
11 name conflict
wptr1 changed to wptr1_cnt etc
unneback 5533d 03h /versatile_fifo/trunk/rtl/
10 rptr2 unneback 5533d 04h /versatile_fifo/trunk/rtl/
9 unneback 5539d 00h /versatile_fifo/trunk/rtl/
8 unneback 5539d 00h /versatile_fifo/trunk/rtl/
7 unneback 5539d 00h /versatile_fifo/trunk/rtl/
6 unneback 5539d 03h /versatile_fifo/trunk/rtl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.