OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] [versatile_mem_ctrl/] - Rev 48

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
48 dq_oe fix unneback 5287d 20h /versatile_mem_ctrl/
47 support for registered outputs on ras, cas and we unneback 5287d 21h /versatile_mem_ctrl/
46 cosmetic updates unneback 5287d 22h /versatile_mem_ctrl/
45 added unneback 5288d 00h /versatile_mem_ctrl/
44 registered row comparison unneback 5290d 00h /versatile_mem_ctrl/
43 unneback 5290d 05h /versatile_mem_ctrl/
42 added pipeline stage for egress FIFO readot unneback 5290d 13h /versatile_mem_ctrl/
41 Added two alternate data capture functions. mikaeljf 5290d 21h /versatile_mem_ctrl/
40 updated fifo interfaces with re/rd and we/wr unneback 5291d 04h /versatile_mem_ctrl/
39 updated FIFO and SDR 16 unneback 5291d 15h /versatile_mem_ctrl/
38 casex in rw state to save logic unneback 5293d 23h /versatile_mem_ctrl/
37 unneback 5294d 13h /versatile_mem_ctrl/
36 unneback 5294d 14h /versatile_mem_ctrl/
35 work for limited test case unneback 5294d 21h /versatile_mem_ctrl/
34 added unneback 5294d 21h /versatile_mem_ctrl/
33 work for limited test case, no cke inhibit for fifo empty unneback 5295d 00h /versatile_mem_ctrl/
32 Updated the testbench to match the new wishbone interface. mikaeljf 5298d 04h /versatile_mem_ctrl/
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5299d 21h /versatile_mem_ctrl/
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5299d 21h /versatile_mem_ctrl/
29 Adapted the test bench to the new wishbone interface. mikaeljf 5303d 21h /versatile_mem_ctrl/

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.