OpenCores
URL https://opencores.org/ocsvn/vga_lcd/vga_lcd/trunk

Subversion Repositories vga_lcd

[/] [vga_lcd/] [tags/] [rel_19/] [bench/] - Rev 62

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
62 New directory structure. root 5607d 17h /vga_lcd/tags/rel_19/bench/
61 This commit was manufactured by cvs2svn to create tag 'rel_19'. 7602d 15h /vga_lcd/tags/rel_19/bench/
60 all WB outputs are registered, but just when we dont use cursors markom 7602d 15h /vga_lcd/tags/rel_19/bench/
59 Removed ctrl register's clut and vide bank switch from the register test. As they get reset automatically. This may result to erroneous errors. rherveille 7634d 20h /vga_lcd/tags/rel_19/bench/
58 Enabled Fifo Underrun test rherveille 7634d 20h /vga_lcd/tags/rel_19/bench/
54 Added DVI tests rherveille 7741d 13h /vga_lcd/tags/rel_19/bench/
52 Numerous updates and added checks rherveille 7741d 18h /vga_lcd/tags/rel_19/bench/
46 Added WISHBONE revB.3 sanity checks rherveille 7790d 10h /vga_lcd/tags/rel_19/bench/
44 Changed timing section in VGA core, changed testbench accordingly.
Fixed bug in 'timing check' test.
rherveille 7790d 15h /vga_lcd/tags/rel_19/bench/
38 Changed testbench to reflect modified VGA timing generator. rherveille 8123d 18h /vga_lcd/tags/rel_19/bench/
29 Added wb_ack delay section to testbench rherveille 8195d 22h /vga_lcd/tags/rel_19/bench/
26 Added 32bpp tests rherveille 8206d 00h /vga_lcd/tags/rel_19/bench/
24 Updated testbench for VGA/LCD Core version 2.0 rherveille 8279d 21h /vga_lcd/tags/rel_19/bench/
16 - Changed Directory Structure
- Added verilog Source Code
- Changed IO pin names and defines statements
rudi 8365d 22h /vga_lcd/tags/rel_19/bench/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.