OpenCores
URL https://opencores.org/ocsvn/vga_lcd/vga_lcd/trunk

Subversion Repositories vga_lcd

[/] [vga_lcd/] [tags/] [rel_19/] [bench/] - Rev 60

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
60 all WB outputs are registered, but just when we dont use cursors markom 7584d 14h /vga_lcd/tags/rel_19/bench/
59 Removed ctrl register's clut and vide bank switch from the register test. As they get reset automatically. This may result to erroneous errors. rherveille 7616d 20h /vga_lcd/tags/rel_19/bench/
58 Enabled Fifo Underrun test rherveille 7616d 20h /vga_lcd/tags/rel_19/bench/
54 Added DVI tests rherveille 7723d 12h /vga_lcd/tags/rel_19/bench/
52 Numerous updates and added checks rherveille 7723d 17h /vga_lcd/tags/rel_19/bench/
46 Added WISHBONE revB.3 sanity checks rherveille 7772d 10h /vga_lcd/tags/rel_19/bench/
44 Changed timing section in VGA core, changed testbench accordingly.
Fixed bug in 'timing check' test.
rherveille 7772d 15h /vga_lcd/tags/rel_19/bench/
38 Changed testbench to reflect modified VGA timing generator. rherveille 8105d 17h /vga_lcd/tags/rel_19/bench/
29 Added wb_ack delay section to testbench rherveille 8177d 21h /vga_lcd/tags/rel_19/bench/
26 Added 32bpp tests rherveille 8187d 23h /vga_lcd/tags/rel_19/bench/
24 Updated testbench for VGA/LCD Core version 2.0 rherveille 8261d 20h /vga_lcd/tags/rel_19/bench/
16 - Changed Directory Structure
- Added verilog Source Code
- Changed IO pin names and defines statements
rudi 8347d 21h /vga_lcd/tags/rel_19/bench/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.